DocumentCode :
1897062
Title :
Staticroute: A novel router for the Dynamic Partial Reconfiguration of FPGAS
Author :
Al Farisi, Brahim ; Bruneel, Karel ; Stroobandt, Dirk
Author_Institution :
ELIS Dept., Ghent Univ., Ghent, Belgium
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
7
Abstract :
Using Dynamic Partial Reconfiguration (DPR) of FPGAs, several circuits can be time-multiplexed on the same chip region, saving considerable area. However, the long reconfiguration time when switching between circuits remains a large problem with DPR. In this paper we show it is possible to significantly reduce reconfiguration time when the number of circuits is limited. We tackle the problem by reducing the time needed to reconfigure the FPGA´s routing. We divide the configuration memory of the FPGA´s routing in a static and a dynamic portion. A novel router, called StaticRoute, is presented that is able to route the nets of the different circuits in such a way that the static portion is shared and only the dynamic portion needs to be reconfigured. The static portion of the configuration memory does not need to be rewritten during run-time. In the experiments we show it is possible to reach a 2× speed-up of the reconfiguration process, while the increase in wire length per circuit is limited.
Keywords :
field programmable gate arrays; logic design; FPGA; StaticRoute; dynamic partial reconfiguration; reconfiguration time; Benchmark testing; Field programmable gate arrays; Heuristic algorithms; Routing; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645512
Filename :
6645512
Link To Document :
بازگشت