DocumentCode :
1897572
Title :
Accelerated FPGA repair through shifted scrubbing
Author :
Nazar, G.L. ; Santos, Leonardo P. ; Carro, Luigi
Author_Institution :
Inst. de Inf., Univ. Fed. do Rio Grande do Sul (UFRGS), Porto Alegre, Brazil
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
6
Abstract :
As critical systems make more and more use of high performance FPGAs, several reliability aspects of these devices come into play. Whenever SRAM-based FPGAs are used, upsets in the configuration memory become a major dependability threat, and must be removed as soon as possible. This is usually accomplished through a process called scrubbing. The traditional scrubbing technique, however, suffers from high energy costs and a long mean time to repair (MTTR). In this work we propose a novel approach to minimize these drawbacks through a triggered shifted scrubbing procedure. The proposed technique exploits the non-uniform distribution of critical bits in the configuration memory of the device to reduce the repair time. It provides an average MTTR reduction of 30% without any changes in the circuit implemented in the FPGA when compared to previous works.
Keywords :
SRAM chips; field programmable gate arrays; integrated circuit reliability; MTTR reduction; SRAM-based FPGA; accelerated FPGA repair; configuration memory; dependability threat; mean time to repair; nonuniform distribution; reliability aspects; scrubbing technique; triggered shifted scrubbing procedure; Circuit faults; Field programmable gate arrays; Maintenance engineering; Reliability; Routing; Standards; Tunneling magnetoresistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645533
Filename :
6645533
Link To Document :
بازگشت