Title :
Timing driven RTL-to-RTL partitioner for multi-FPGA systems
Author_Institution :
R&D EDAptix, Munich, Germany
Abstract :
This paper discusses a novel RTL to RTL partitioner flow to better cope with the challenges of modern rapid system prototyping on Multi-FPGA sytems. The proposed system partitioner flow is timing driven to evaluate the best achievable system performance within a given search space, reduces turn-around times if RTL code changes and enables more efficient debugging capabilities. System prototyping is often compared to emulation as alternative verification method, whereas system performance is used as one of the comparison points. This paper highlights some fundamental aspects for the achievable system performance of rapid system prototyping on Multi-FPGA systems.
Keywords :
electronic engineering computing; field programmable gate arrays; formal verification; logic testing; debugging capability; multiFPGA system; rapid system prototyping; timing driven RTL-to-RTL partitioner; verification method; Manganese;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
DOI :
10.1109/FPL.2013.6645579