DocumentCode :
1898914
Title :
Magnitude modulation on reconfigurable computing devices
Author :
Gomes, Marcio ; Silva, Valter ; Ferrao, Ricardo
Author_Institution :
Inst. de Telecomun., Univ. de Coimbra, Coimbra, Portugal
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
The control of the envelope´s peak power by reducing overall peak-to-average power (PAPR) of transmitted RF signals can improve significantly the power efficiency of wireless communication systems both for single-carrier (SC) and multi-carrier (MC) transmissions. Multi-stage polyphase magnitude modulation (MPMM) has been recently proposed as an efficient PAPR reduction technique for SC signals. In this paper, we present a proof-of-concept prototype implementation in FPGA of the MPMM method. A prior study of the MPMM performance under fixed-point arithmetic is carried on, justifying decision criteria taken on MPMM´s design targeted to FPGA.
Keywords :
field programmable gate arrays; fixed point arithmetic; logic design; radiocommunication; FPGA; MPMM design; MPMM method; MPMM performance; PAPR reduction technique; RF signals; SC signals; decision criteria; envelope peak power; fixed-point arithmetic; multicarrier transmission; multistage polyphase magnitude modulation; peak-to-average power; power efficiency; proof-of-concept prototype implementation; reconfigurable computing devices; single-carrier transmission; wireless communication systems; Field programmable gate arrays; Finite impulse response filters; Modulation; Peak to average power ratio; Prototypes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645591
Filename :
6645591
Link To Document :
بازگشت