DocumentCode :
1899074
Title :
Aging monitoring with local sensors in FPGA-based designs
Author :
Leong, C. ; Semiao, J. ; Teixeira, I.C. ; Santos, M.B. ; Teixeira, J.P. ; Valdes, Marcelo ; Freijedo, J. ; Rodriguez-Andina, Juan Jose ; Vargas, F.
Author_Institution :
INESC-ID/IST, Lisboa U. Algarve, Faro, Portugal
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
In nanoscale FPGAs, variability and aging significantly limit performance. In this paper, a novel aging monitoring methodology for FPGA-based designs to mitigate those effects is proposed. Local sensors are embedded in the configured functionality, monitoring critical paths, at production or during product lifetime. No design freeze (slice and routing locked) is required. When sensors observe a user´s defined time guardband violation, safe operation is endangered and action can be triggered, either to reduce clock frequency or to increase core VDD. Simulation and experimental results are presented, using Spartan 6 boards and vendor tools. The testbench uses a Data Acquisition (DAQ) system with Triple Modular Redundancy (TMR) architecture and a Built-In Self-Test (BIST) infrastructure. It is shown that local sensors will anticipate system failure. Various devices are also used to analyze sensitivity to process variations.
Keywords :
built-in self test; field programmable gate arrays; logic design; logic testing; reliability; BIST infrastructure; DAQ system; FPGA-based design; TMR architecture; aging monitoring; built-in self-test; clock frequency; data acquisition system; local sensor; nanoscale FPGA; triple modular redundancy; Aging; Clocks; Data acquisition; Delays; Field programmable gate arrays; Monitoring; Sensors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645596
Filename :
6645596
Link To Document :
بازگشت