Title :
A high performance deblocking filter hardware for High Efficiency Video Coding
Author :
Ozcan, Erdem ; Adibelli, Yusuf ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul, Turkey
Abstract :
The recently developed High Efficiency Video Coding (HEVC) international video compression standard uses adaptive deblocking filter for reducing blocking artifacts. Deblocking filters increase both subjective and objective quality. But, they have high computational complexity. In this paper, we propose the first HEVC deblocking filter hardware in the literature. Two parallel datapaths are used in the hardware to increase its performance. The proposed hardware is implemented in Verilog HDL. The Verilog RTL code is verified to work at 108 MHz in a Xilinx Virtex 6 FPGA. The proposed HEVC deblocking filter hardware can code 30 full HD (1920×1080) video frames per second. It can be used in an HEVC encoder or an HEVC decoder.
Keywords :
field programmable gate arrays; filtering theory; hardware description languages; video codecs; video coding; HEVC decoder; HEVC encoder; Verilog HDL; Verilog RTL code; Xilinx Virtex 6 FPGA; adaptive deblocking filter; blocking artifacts; computational complexity; frequency 100 MHz; high efficiency video coding international video compression standard; high performance deblocking filter hardware; objective quality; subjective quality; Clocks; Field programmable gate arrays; Filtering; Hardware; Hardware design languages; High definition video; Video coding;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
DOI :
10.1109/FPL.2013.6645602