DocumentCode :
19009
Title :
Analog/RF Performance and Optimization of Vertical III–V Double-Gate Transistor
Author :
Shih, Kun-Huan ; Chui, Chi On
Author_Institution :
Department of Electrical Engineering, University of California, Los Angeles, CA, USA
Volume :
60
Issue :
5
fYear :
2013
fDate :
May-13
Firstpage :
1613
Lastpage :
1618
Abstract :
Parasitics engineering on a GaAs vertical transistor is analyzed. Through separate control of source/drain (S/D) spacer and underlap, the individual impact of the parasitic components is unveiled. Thicker S/D spacer improves f_{\\rm T} , f_{\\max } by reducing parasitic capacitance. Increased source-side underlap improves output resistance and gain as the virtual source point is shifted. Increased drain-side underlap improves f_{\\max } by reducing parasitic capacitance. Optimization of different analog/RF metrics can be easily implemented through asymmetric S/D spacer/underlap design in a vertical transistor.
Keywords :
Parasitic capacitance; Radio frequency; Analog/RF; double-gate (DG); parasitic capacitance; parasitic resistance; underlap;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2252465
Filename :
6497571
Link To Document :
بازگشت