DocumentCode :
1902241
Title :
An event-driven FIR filter: Design and implementation
Author :
Beyrouthy, Taha ; Fesquet, Laurent
Author_Institution :
TMA Lab., Concurrent Integrated Syst. Group, Grenoble, France
fYear :
2011
fDate :
24-27 May 2011
Firstpage :
59
Lastpage :
65
Abstract :
Non-uniform sampling has proven through different works, to be a better scheme than the uniform sampling to sample low activity signals. With such signals, it generates fewer samples, which means less data to process and lower power consumption. In addition, it is well-known that asynchronous logic is a low power technology. This paper deals with the coupling between a non-uniform sampling scheme and an asynchronous design in order to implement a digital Filter. This paper presents the first design of a micropipeline asynchronous FIR filter architecture coupled to a non-uniform sampling scheme. The implementation has been done on an Altera FPGA board.
Keywords :
FIR filters; asynchronous circuits; field programmable gate arrays; network synthesis; Altera FPGA board; asynchronous design; asynchronous logic; event-driven FIR filter; micropipeline asynchronous FIR filter; nonuniform sampling; Computer architecture; Convolution; Finite impulse response filter; Logic gates; Power demand; Protocols; Synchronization; Asynchronous logic; FIR filter; FPGA; non-uniform sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping (RSP), 2011 22nd IEEE International Symposium on
Conference_Location :
Karlsruhe
ISSN :
Pending
Print_ISBN :
978-1-4577-0658-5
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/RSP.2011.5929976
Filename :
5929976
Link To Document :
بازگشت