Title :
A cost effective static linearity testing scheme for ADCs
Author :
Aadil Rafeeque, K.P. ; Sahu, Alibha
Author_Institution :
Telecommun. Eng., RV Coll. of Eng., Bangalore, India
Abstract :
Testing overhead is one the biggest constraint in any electronic system. In ADCs, the challenge is to generate a linear ramp or a DAC with linearity better than the ADC. This paper proposes a simple, cost effective scheme which does not require any high precision component or measurement system. It uses a ramp based approach, where there is no linearity requirement and a VCO to digitize the quantization steps. Sample and subtract capacitors are used to generate the step sizes and maintain the VCO operating point nearly unaltered. Difference in the VCO frequency is measured using a frequencies counter to generate the step size. The difference in frequency directly gives the DNL. INL is further calculated from this. VCO and time domain approach reduce the effect of noise.
Keywords :
analogue-digital conversion; circuit noise; digital-analogue conversion; logic testing; nonlinear network synthesis; voltage-controlled oscillators; ADC; DAC; DNL; INL; VCO frequency; analog to digital converter; differential nonlinearity; digital to analog converter; electronic system; frequency counter; integral nonlinearity; linear ramp; measurement system; static linearity testing scheme; subtract capacitors; testing overhead; time domain; voltage-controlled oscillators; Clocks; Estimation; Linearity; Noise measurement; Radiation detectors; Semiconductor device measurement; Voltage-controlled oscillators; ADC; DNL; INL; linearity; testing;
Conference_Titel :
Electrical, Computer and Communication Technologies (ICECCT), 2015 IEEE International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6084-2
DOI :
10.1109/ICECCT.2015.7226193