Title :
A new architecture of programmable digital vision chip
Author :
Komuro, T. ; Kagami, S. ; Ishikawa, M.
Author_Institution :
Dept. of Inf. Phys. & Comput., Univ. of Tokyo, Japan
Abstract :
In this paper we propose a new architecture of digital vision chip, in which photo detectors and parallel processing elements designed in digital circuits are integrated together. In this architecture, the function to join several PEs is introduced and summation is calculated at high speed. Also, some sample algorithms and a 64/spl times/64 pixels prototype chip we developed will be described.
Keywords :
computer vision; digital signal processing chips; parallel architectures; photodetectors; 4096 pixel; 64 pixel; parallel processing elements; photo detectors; processing capability; programmable digital vision chip; sample algorithms; summation; Computer architecture; Control systems; Costs; Detectors; Digital circuits; Feedback; Image sensors; Parallel processing; Pixel; Prototypes;
Conference_Titel :
VLSI Circuits Digest of Technical Papers, 2002. Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7310-3
DOI :
10.1109/VLSIC.2002.1015100