• DocumentCode
    1903559
  • Title

    Device design for sub 90 nm MOSFETs for sample and hold circuits

  • Author

    Gupta, Mayank ; Woo, Jason

  • Author_Institution
    Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
  • fYear
    2004
  • fDate
    21-23 Sept. 2004
  • Firstpage
    377
  • Lastpage
    380
  • Abstract
    In this paper, we have extensively studied how different device parameters affect the constituents of sampling circuit performance metrics. As the MOSFET is scaled into the sub-90 nm regime, for ADCs using moderate sampling rate and high resolutions, the gate tunneling current not only severely degrades the droop rate but also affects the nonlinearity adversely. The effect of scaling on various trade-offs that exist among the metric constituents is also presented. These device guidelines can be used to improve the sample and hold operation to a fairly general degree.
  • Keywords
    CMOS analogue integrated circuits; MOSFET; sample and hold circuits; tunnelling; 90 nm; CMOS technologies; MOSFET nonlinearity; MOSFET scaling; droop rate degradation; gate tunneling current; moderate sampling rate ADC; sample and hold circuits; CMOS technology; Circuits; Clocks; Doping; Leakage current; MOS devices; MOSFETs; Sampling methods; Tunneling; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Device Research conference, 2004. ESSDERC 2004. Proceeding of the 34th European
  • Print_ISBN
    0-7803-8478-4
  • Type

    conf

  • DOI
    10.1109/ESSDER.2004.1356568
  • Filename
    1356568