DocumentCode :
1904520
Title :
Clock controller design in SuperSPARC II microprocessor
Author :
Hao, Hong ; Bhabuthmal, Kanti
Author_Institution :
Sun Microsystems Inc., Mountain View, CA, USA
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
124
Lastpage :
129
Abstract :
This paper describes the SuperSPARC II clock controller. This controller allows the internal clock to be disabled during the chip´s normal operation. Then any number of internal clock pulses can be issued in a controlled fashion. The clock can return to the free running mode after being disabled. All clock control is done in a way that produces no glitches on the internal clock signal The clock controller can be accessed through the IEEE 1149.1 interface, making it useful at the chip level and at the module or system level
Keywords :
clocks; microprocessor chips; IEEE 1149.1 interface; SuperSPARC II; clock controller; free running mode; internal clock; internal clock pulses; microprocessor; BiCMOS integrated circuits; Clocks; Control systems; Design methodology; Logic arrays; Logic circuits; Microprocessors; Silicon; Sun; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528800
Filename :
528800
Link To Document :
بازگشت