• DocumentCode
    1906265
  • Title

    Design for hierarchical testability of RTL circuits obtained by behavioral synthesis

  • Author

    Ghosh, Indradeep ; Raghunathan, Anand ; Jha, Niraj K.

  • Author_Institution
    Dept. of Electr. Eng., Princeton Univ., NJ, USA
  • fYear
    1995
  • fDate
    2-4 Oct 1995
  • Firstpage
    173
  • Lastpage
    179
  • Abstract
    Most behavioral synthesis and design for testability techniques target subsequent gate-level sequential test generation, which is frequently incapable of handling complex controller/data path circuits with large data path bit-widths. Hierarchical testing attempts to counter the complexity of test generation by exploiting information from multiple levels of the design hierarchy. We present techniques that add minimal test hardware to the given register-transfer level (RTL) design obtained through behavioral synthesis in order to ensure that all the embedded modules in the circuit are hierarchically testable. An important by-product of our DFT procedure is a system-level test set that is guaranteed to deliver pre-computed module test sets to each module in the RTL circuit. This eliminates the need to apply gate-level sequential test generation to the controller/data path. We performed extensive experiments with several complex data path/controller circuits synthesized by two different high level synthesis systems which do not target testability
  • Keywords
    automatic testing; design for testability; high level synthesis; integrated circuit design; integrated circuit testing; logic CAD; logic gates; logic testing; RTL circuits; behavioral synthesis; controller data path circuits; design for hierarchical testability; design for testability; gate-level sequential test generation; high level synthesis; large data path bit-widths; minimal test hardware; register-transfer level design; system-level test set; Circuit synthesis; Circuit testing; Control system synthesis; Counting circuits; Design for testability; Hardware; High level synthesis; Performance evaluation; Sequential analysis; System testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
  • Conference_Location
    Austin, TX
  • ISSN
    1063-6404
  • Print_ISBN
    0-8186-7165-3
  • Type

    conf

  • DOI
    10.1109/ICCD.1995.528807
  • Filename
    528807