DocumentCode :
1906548
Title :
A low jitter triple-band digital LC PLL in 130nm CMOS
Author :
Da Dalt, Nicola ; Thaller, Edwin ; Gregorius, Peter ; Gazsi, Lajos
Author_Institution :
Infineon Technol. Austria AG, Villach, Austria
fYear :
2004
fDate :
21-23 Sept. 2004
Firstpage :
371
Lastpage :
374
Abstract :
A fully integrated digital LC PLL for low jitter frequency synthesis in a standard digital 130 nm CMOS technology is presented. The PLL features a fully digital core and a digitally controlled LC oscillator. It supports triple-band operation in multi-GHz range (2.1 GHz, 3.3 GHz and 4.4 GHz) with a single programmable coil, resulting in a die area as small as 0.24 mm2. While consuming 16 mA of current, the PLL achieves an outstanding long-term jitter of 640 fs, which compares with the most advanced analog PLLs. Its digital nature makes it easily implementable in the main stream digital CMOS technologies, robust against noise and thus ideal for application as a low jitter clock multiplying unit in digital intensive systems on chip (SoCs).
Keywords :
CMOS integrated circuits; MMIC oscillators; digital phase locked loops; direct digital synthesis; phase detectors; timing jitter; 130 nm; 16 mA; 2.1 GHz; 3.3 GHz; 4.4 GHz; CMOS; SoC; binary phase detector; clock multiplying unit; digitally controlled LC oscillator; integrated digital PLL; long-term jitter; low jitter PLL; low jitter frequency synthesis; single programmable coil; triple-band LC PLL; CMOS technology; Clocks; Coils; Digital control; Frequency synthesizers; Jitter; Noise robustness; Oscillators; Phase locked loops; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2004. ESSCIRC 2004. Proceeding of the 30th European
Print_ISBN :
0-7803-8480-6
Type :
conf
DOI :
10.1109/ESSCIR.2004.1356695
Filename :
1356695
Link To Document :
بازگشت