Title :
A technique for low power testing of VLSI chips
Author :
Jayagowri, R. ; Gurumurthy, K.S.
Author_Institution :
Dept. of Electron. & Commun. Eng., Jawaharlal Nehru Technol. Univ., Hyderabad, India
Abstract :
Power consumption of a circuit is more in test mode than normal mode. The increased heat due to excess power dissipation can open up reliability issue due to electro-migration. In extreme conditions excess power consumption might even result in chip burn outs also. In this paper, we propose a scan flip-flop which helps to reduce the power consumption during test mode without affecting the functional mode requirements. The proposed scan flip-flop use the single latch double edge triggered flip-flop to perform the scanning during test by halving of number of cycles in the clock frequency. The proposed design of clock driving circuit for the scan flip-flop helps to use the same flip-flop during the normal mode for the specified clock frequency. This avoids the redesign of the circuit for normal mode while using the high speed proposed scan flip-flop. The usage of the proposed scan flip-flop reduces the silicon area by 30% - 45% and the power dissipation by 25% - 35%.
Keywords :
VLSI; flip-flops; integrated circuit testing; low-power electronics; VLSI chips; chip burn outs; clock driving circuit; clock frequency; electromigration; low power testing; power consumption; power dissipation; scan flip-flop; single latch double edge triggered flip-flop; Benchmark testing; Clocks; Delay; Driver circuits; Flip-flops; Latches; Logic gates; capture cycle; low power testing; scanflip-flop; shift cycle;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188654