Title :
VLSI signal processing oriented segmentation based serial parallel multiplier
Author_Institution :
Dept. of Electron. & Commun., Anna Univ., Coimbatore, India
Abstract :
In this paper a novel VLSI SP oriented architecture for implementation of serial parallel Multipliers (SPM) is proposed. The VLSI oriented multiplier is based on a segmentation technique of SPM and the conventional full adders are replaced by low power full adder. In this paper two architectures namely Segmented Based SPM, Folded VLSI oriented segmented based SPM are compared for power and area. The proposed VLSI SP oriented architecture achieves higher throughput and less area compared to the segmentation based serial parallel multiplier proposed [1]. The proposed VLSI SP oriented architecture permits the optimization of the area, speed and power.
Keywords :
VLSI; adders; digital signal processing chips; multiplying circuits; VLSI SP oriented architecture; VLSI oriented multiplier; VLSI signal processing oriented segmentation; conventional full adders; folded VLSI oriented segmented based SPM; low power full adder; optimization; segmentation based serial parallel multiplier; segmentation technique; serial parallel multipliers; Arrays; Field programmable gate arrays; Inverters; Logic gates; Multiplexing; Transistors; Very large scale integration; Folding Transformation; Serial Parallel Multiplier (SPM); VLSI signal processing (VLSI-SP); cut-set retiming Power consumption;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188664