DocumentCode :
1908467
Title :
A Four Quadrants Parallel-Recursive 2-D DCT/IDCT VLSI Architecture
Author :
Purwita, Ardimas Andi ; Adiono, Trio
Author_Institution :
Sch. of Electr. Eng. & Inf., Bandung Inst. of Technol., Bandung, Indonesia
fYear :
2012
fDate :
5-7 Nov. 2012
Firstpage :
233
Lastpage :
238
Abstract :
A 2D DCT/IDCT is widely used in image compression system. However, due to its computational intensity, dedicated hardware architecture is required to compress large video data in real-time. This paper propose an efficient architecture to concurrently process all macro block data in 2D DCT/IDCT. As a result, the processing speed is increased up to 13.30 times and no transposition buffer is required. Eliminating transposition buffer is significantly reduced the design size and the processing latency. Moreover, proposed architecture critical path consists only three stage adder which improve system speed. The proposed architecture also does not require a large bit width to produce high quality reconstructed image (High PSNR). It is because the architecture use the multiplier just once for each data. Therefore, the rounding of intermediate data does not cumulative. The design has been implemented and verified in FPGA to real-time show compression and decompression of a moving JPEG. The design has been also synthesized using CMOS 0.18μm technology library that results in 12.37 ns critical path.
Keywords :
CMOS digital integrated circuits; VLSI; adders; data compression; discrete cosine transforms; field programmable gate arrays; image reconstruction; inverse transforms; recursive estimation; video coding; 2D DCT-IDCT; CMOS technology library; FPGA; JPEG compression; JPEG decompression; PSNR; architecture critical path; computational intensity; design size reduction; four quadrants parallel-recursive VLSI architecture; hardware architecture; image compression system; image reconstruction; intermediate data; large video data compression; macroblock data; multiplier; processing latency reduction; size 0.18 mum; system speed improvement; three stage adder; time 12.37 ns; transposition buffer elimination; DCT; Four Quadrants Semi-Parallel-Recursive; Image compression; fast; small; transposition buffer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2012 Fifth International Conference on
Conference_Location :
Himeji
ISSN :
2157-0477
Print_ISBN :
978-1-4799-0276-7
Type :
conf
DOI :
10.1109/ICETET.2012.52
Filename :
6495243
Link To Document :
بازگشت