DocumentCode :
1908478
Title :
Fault Tolerance in FPGA through Horse Shifting
Author :
Kshirsagar, R.V. ; Sharma, Shantanu
Author_Institution :
Priyadarshini Coll. of Eng., Nagpur, India
fYear :
2012
fDate :
5-7 Nov. 2012
Firstpage :
228
Lastpage :
232
Abstract :
A wide range of fault tolerance methods for FPGAs have been proposed. Approaches range from simple architectural redundancy to fully on-line adaptive implementations. The homogeneous structure of field programmable gate arrays (FPGAs) suggests that the defect tolerance can be achieved by shifting the configuration data inside the FPGA. All methods and schemes are qualitatively compared and some particularly promising approaches are highlighted. The applications of these methods also differ, some are used only for manufacturing yield enhancement, while others can be used in-system. This survey attempts to provide an overview of the current state of the art for fault tolerance in FPGAs. In this paper we have discussed the horse shifting allocation method.
Keywords :
fault tolerant computing; field programmable gate arrays; logic design; FPGA; architectural redundancy; defect tolerance; fault tolerance methods; field programmable gate arrays; horse shifting allocation method; manufacturing yield enhancement; Fault tolerance; Field programmable gate array (FPGA); Horse allocation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2012 Fifth International Conference on
Conference_Location :
Himeji
ISSN :
2157-0477
Print_ISBN :
978-1-4799-0276-7
Type :
conf
DOI :
10.1109/ICETET.2012.51
Filename :
6495244
Link To Document :
بازگشت