DocumentCode :
1908629
Title :
Parallel computation of neural networks in a processor pipeline with partially shared memory
Author :
Okawa, Yoshikuni ; Suyama, Takayuki
Author_Institution :
Osaka Univ., Japan
fYear :
1993
fDate :
1993
Firstpage :
1638
Abstract :
A new parallel architecture of a processor pipeline is proposed. It is a linearly connected processor via dual bank switchable memory blocks. A layered neural network with the backpropagating error algorithm is adopted as a benchmark test. The essential part of the algorithm is multiplication of a matrix with a vector. A few additional data transfer operations are necessary. An experimental system is built, and several measurements are made. These prove the feasibility of the proposed architecture in some fields of practical application
Keywords :
backpropagation; neural nets; parallel architectures; pipeline processing; backpropagating error algorithm; benchmark test; data transfer operations; dual bank switchable memory blocks; layered neural network; linearly connected processor; neural networks; parallel architecture; partially shared memory; processor pipeline; Communication switching; Computer architecture; Computer networks; Concurrent computing; Intelligent networks; Neural networks; Parallel architectures; Parallel processing; Pipelines; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 1993., IEEE International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-0999-5
Type :
conf
DOI :
10.1109/ICNN.1993.298802
Filename :
298802
Link To Document :
بازگشت