Title :
Design of Cache Controller for Multi-core Systems using Multilevel Scheduling Method
Author :
Bhure, V.S. ; Padole, Dinesh
Author_Institution :
Electron. Eng. Dept., G.H. Raisoni Coll. of Eng., Nagpur, India
Abstract :
Now a days, Multicore processor are utilized as a major development platform for real time system to achieve better processing performance. Multicore processor, which having multiple processing unite on a single chip, attracting the researcher to work for improvement of time performance and power consumption of the system. Many algorithms are proposed by researcher for improvement in time and power consumption, still there is a wide scope to propose and implement in the area. Cache handling is such issue to be sited less but having more impact on the performance of Multi-core systems. Once of the prominent issue in the multicore processor system is cache coherence. Hence there is a need to be implementing a suitable and efficient method or design to handle. Here Author is proposing a new concept of cache controlling by multilevel scheduling method, which utilized the concept of priority scheduling followed by round robin scheduling. The proposed system is modeled using hardware descriptive language and simulation results are presented.
Keywords :
cache storage; hardware description languages; integrated circuit design; multiprocessing systems; performance evaluation; power aware computing; processor scheduling; cache controller design; cache handling; hardware descriptive language; hardware descriptive simulation; multicore processor; multicore systems; multilevel scheduling method; power consumption; round robin scheduling; single chip; time performance improvement; Cache coherence; Multicore system; SoC;
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2012 Fifth International Conference on
Conference_Location :
Himeji
Print_ISBN :
978-1-4799-0276-7
DOI :
10.1109/ICETET.2012.47