DocumentCode :
1908853
Title :
Further Studies on Space Compression in Embedded Cores-Based Systems Using Fault Graded Output Merger
Author :
Das, Sunil R. ; Mukherjee, Sujoy ; Hossain, Altaf ; Petriu, Emil M. ; Biswas, Satyendra
Author_Institution :
Sch. of Inf. Technol. & Eng., Ottawa Univ., Ottawa, ON
fYear :
2008
fDate :
12-15 May 2008
Firstpage :
618
Lastpage :
623
Abstract :
The design of space-efficient support hardware for built-in self-testing (BIST) is of critical importance in the synthesis of cores-based system-on-chips (SOCs). This paper reports on further studies on a space compression technique recently developed by the authors that facilitates designing such circuits using pseudorandom and compact test sets, with the basic objective of reducing the storage requirements for the circuit under test (CUT) while still retaining the fault coverage information. The compression technique uses the concept of fault graded output merger based on identifying strong and weak compatibility relations in response data. The proposed method guarantees design with full fault coverage for single stuck-line faults together with low CPU simulation time and acceptable area overhead. Simulation runs on ISCAS 89 full-scan sequential benchmark circuits with ATALANTA and FSIM programs as reported herein confirm once again the usefulness of the suggested approach.
Keywords :
benchmark testing; built-in self test; embedded systems; fault simulation; integrated circuit testing; logic testing; system-on-chip; ATALANTA; FSIM; ISCAS 89 full-scan sequential benchmark circuits; SOC; built-in self-testing; circuit-under-test; cores-based system-on-chips; embedded cores-based systems; fault coverage information; fault graded output merger; pseudorandom test sets; space compression; space-efficient support hardware; stuck-line faults; Built-in self-test; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Corporate acquisitions; Design methodology; Fault diagnosis; Hardware; System-on-a-chip; Built-in self-test (BIST); ISCAS 89 full-scan sequential benchmark circuits; fault grading; fault simulation; strong and weak compatibility; system-on-chips (SOCs);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2008. IMTC 2008. IEEE
Conference_Location :
Victoria, BC
ISSN :
1091-5281
Print_ISBN :
978-1-4244-1540-3
Electronic_ISBN :
1091-5281
Type :
conf
DOI :
10.1109/IMTC.2008.4547111
Filename :
4547111
Link To Document :
بازگشت