Title :
Poly-Si gate CMOSFETs with HfO/sub 2/-Al/sub 2/O/sub 3/ laminate gate dielectric for low power applications
Author :
Jong-Ho Lee ; Yun-Seok Kim ; Hyung-Seok Jung ; Jung-Hyoung Lee ; Nae-In Lee ; Ho-Kyu Kang ; Ja-Hum Ku ; Hee Sung Kang ; Youn-Keun Kim ; Kyung-Hwan Cho ; Kwang-Pyuk Suh
Author_Institution :
Adv. Process Dev. Project, Samsung Electron. Co. Ltd., Yongin, South Korea
Abstract :
For the first time, we have integrated poly-Si gate CMOS-FETs with HfO/sub 2/-Al/sub 2/O/sub 3/ laminate gate dielectric (EOT=14.6 /spl Aring/) grown by Atomic Layer Deposition (ALD). The gate leakage currents are 3.7 /spl mu/A/cm/sup 2/ (Vg=+1.0 V) for nMOSFET and 0.2 /spl mu/A/cm/sup 2/ (Vg=-1.0 V) for pMOSFET. These extremely low leakage currents sufficiently satisfy the specification (EOT= 12/spl sim/20 /spl Aring/, Jg=2.2 mA/cm/sup 2/) estimated by ITRS. The fixed charge is decreased using HfO/sub 2/-Al/sub 2/O/sub 3/ laminate gate dielectric, and consequently flatband voltage (Vfb) shift is within 0.20 V compared with the Vfb of nitrided SiO/sub 2/ control. In addition, a low gate induced drain leakage (GIDL) is obtained using HfO/sub 2/-Al/sub 2/O/sub 3/ laminate gate dielectric. I/sub on/ vs. I/sub off/ plots of the planar CMOS transistor with high-k is shown for the first time in this paper. The measured saturation currents at 1.2 V Vdd are 430 /spl mu/A//spl mu/m (I/sub off/=10 nA//spl mu/m) for nMOSFET and 160 /spl mu/A//spl mu/m (I/sub off/=10 nA//spl mu/m) for pMOSFET. These are the highest currents compared with previous reports for the planar poly-Si gate CMOSFETs with high-k gate dielectric.
Keywords :
CMOS integrated circuits; CVD coatings; MOSFET; alumina; dielectric thin films; hafnium compounds; laminates; leakage currents; low-power electronics; -1 V; 1 V; 1.2 V; 14.6 A; 2001 ITRS; HfO/sub 2/-Al/sub 2/O/sub 3/ laminate gate dielectric; Si-HfO/sub 2/-Al/sub 2/O/sub 3/; atomic layer deposition; extremely low leakage currents; fixed charge; flatband voltage shift; gate leakage currents; high-k gate dielectric; low gate induced drain leakage; low power applications; nMOSFET; pMOSFET; planar CMOS transistor; poly-Si gate CMOSFETs; saturation currents; Atomic layer deposition; CMOSFETs; Channel bank filters; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Laminates; Leakage current; MOSFET circuits; Voltage control;
Conference_Titel :
VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7312-X
DOI :
10.1109/VLSIT.2002.1015399