Title :
High-speed and low-power dynamic latch comparator
Author :
Moni, D. Jackuline ; Jisha, P.
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
Abstract :
This paper presents the comparison between the CMOS dynamic latch comparators. High speed and low power comparators are essential building blocks of high speed analog to digital converters (ADCs). The comparator circuit take for study are dynamic latch comparator using preamplifier and dynamic latch with inverter buffer. Preamplifier dynamic latch circuit that consists of a preamplifier followed by a double regenerative dynamic latch, this preamplifier uses fully differential circuit which decreases the effects of offset voltage error due to device mismatch. Buffered dynamic latch circuit includes a basic dynamic latch comparator followed by an inverter buffer stage. The inverter buffers are added to isolate the comparator output and large node capacitance also used to minimize the offset errors. The circuit using SPICE tool with 0.18um technology and the supply voltage used 1.8V.
Keywords :
CMOS logic circuits; SPICE; analogue-digital conversion; buffer circuits; comparators (circuits); flip-flops; high-speed techniques; invertors; low-power electronics; preamplifiers; CMOS dynamic latch comparators; SPICE tool; buffered dynamic latch circuit; comparator circuit; differential circuit; double regenerative dynamic latch; high speed analog-to-digital converters; high-speed dynamic latch comparator; inverter buffer; large node capacitance; low-power dynamic latch comparator; offset errors; offset voltage error; preamplifier dynamic latch circuit; size 0.18 mum; voltage 1.8 V; CMOS integrated circuits; Delay; Inverters; Latches; MOS devices; Preamplifiers; Switches;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188715