DocumentCode :
1909289
Title :
An embedded DRAM technology on SOI/bulk hybrid substrate formed with SEG process for high-end SOC application
Author :
Yamada, T. ; Takahashi, K. ; Oyamatsu, H. ; Nagano, H. ; Sato, T. ; Mizushima, I. ; Nitta, S. ; Hojo, T. ; Kokubun, K. ; Yasumoto, K. ; Matsubara, Y. ; Yoshida, Takafumi ; Yamada, S. ; Tsunashima, Y. ; Saito, Y. ; Nadahara, S. ; Katsumata, Y. ; Yoshimi, M
Author_Institution :
Syst. LSI Div., Toshiba Corp., Kanagawa, Japan
fYear :
2002
fDate :
11-13 June 2002
Firstpage :
112
Lastpage :
113
Abstract :
A highly manufacturable embedded DRAM technology in SOI (Silicon On Insulator) has been developed for high-end SOC (System On a Chip). Partial etching of SOI/BOX (Buried OXide) layers and SEG (Selective Epitaxial Growth) processes simply transform an SOI wafer into a high quality SOI/bulk hybrid substrate wafer, which has both SOI substrate regions and bulk epitaxial Si regions. DRAM macros developed for the bulk can be introduced in SOI without any modification of the design and process, resulting in stable DRAM operation freed from floating-body effects. Fabrication of 1 Mb ADMs (Array Diagnostic Monitors) on the hybrid substrate wafer with the 0.18 /spl mu/m embedded DRAM process has attained all-bits-functional yield of 90%. Moreover, excellent data retention characteristics, by no means inferior to those for a bulk wafer, were obtained in SOI for the first time. The proposed methodology is attractive for SOI SOC, where high band width with low power consumption due to DRAM-embedding as well as high-speed/low-power circuit performance of SOI logic can be enjoyed.
Keywords :
CMOS memory circuits; DRAM chips; chemical vapour deposition; high-speed integrated circuits; leakage currents; low-power electronics; silicon-on-insulator; vapour phase epitaxial growth; 0.18 micron; 1 Mbit; 90 percent; DRAM macros; DRAM-embedding; SEG process; SOI/bulk hybrid substrate; all-bits-functional yield; array diagnostic monitors; bulk epitaxial Si regions; buried oxide layers; data retention characteristics; embedded DRAM technology; high band width; high-end SOC application; high-speed/low-power circuit performance; low power consumption; partial etching; selective epitaxial growth; system on chip; Add-drop multiplexers; Epitaxial growth; Etching; Fabrication; Manufacturing; Process design; Random access memory; Silicon on insulator technology; Substrates; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7312-X
Type :
conf
DOI :
10.1109/VLSIT.2002.1015413
Filename :
1015413
Link To Document :
بازگشت