DocumentCode :
1909560
Title :
Gate postdoping to decouple implant/anneal for gate, source/drain, and extension: maximizing polysilicon gate activation for 0.1 /spl mu/m CMOS technologies
Author :
Park, H. ; Schepis, D. ; Mocuta, A.C. ; Khare, M. ; Li, Y. ; Doris, B. ; Shukla, S. ; Hughes, T. ; Dokumaci, O. ; Narasimha, S. ; Fung, S. ; Snare, J. ; Lee, B.H. ; Li, J. ; Ronsheim, P. ; Domenicucci, A. ; Varekamp, P. ; Ajmera, A. ; Sleight, J. ; O´Neil
Author_Institution :
Semicond. Res. & Dev. Center, IBM Microelectron., Hopewell Junction, NY, USA
fYear :
2002
fDate :
11-13 June 2002
Firstpage :
134
Lastpage :
135
Abstract :
We present a systematic study on maximizing polysilicon gate activation for aggressively scaled 0.1 /spl mu/m CMOS technologies. The fundamental limit of gate activation due to poly depletion effect was investigated in terms of gate implant/anneal condition and sequence, poly grain size, dopant penetration and activation. For the first time, we achieved significant improvement in CMOS performance by developing a novel process of "gate postdoping" to decouple implant and anneals for gate, source/drain, and extension. The method successfully reduces the poly depletion effect and thus the equivalent gate oxide thickness in inversion by up to /spl sim/2 /spl Aring/, improving CMOS on-currents by 9/spl sim/33% over a conventional process.
Keywords :
CMOS integrated circuits; dielectric thin films; doping profiles; elemental semiconductors; integrated circuit measurement; ion implantation; rapid thermal annealing; silicon; 0.1 micron; CMOS on-currents; CMOS performance; CMOS technology; SiO/sub 2/-Si; aggressively scaled CMOS; dopant activation; dopant penetration; equivalent gate oxide thickness; gate activation limit; gate implant/anneal condition; gate implant/anneal sequence; gate postdoping; implant/anneal decoupling; poly depletion effect; poly grain size; polysilicon gate activation maximization; source/drain extension implant/anneal; source/drain implant/anneal; Annealing; CMOS technology; Degradation; Doping; Grain size; Implants; Silicides; Silicon; Temperature; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7312-X
Type :
conf
DOI :
10.1109/VLSIT.2002.1015423
Filename :
1015423
Link To Document :
بازگشت