• DocumentCode
    1909956
  • Title

    Novel DRAM cell transistor with asymmetric source and drain junction profiles improving data retention characteristics

  • Author

    Ahn, S.J. ; Jung, G.T. ; Cho, C.H. ; Shin, S.H. ; Lee, J.Y. ; Lee, J.G. ; Jeong, H.S. ; Kinam Kim

  • Author_Institution
    Semicond. R&D Center, Samsung Electron. Co. Ltd., Kyunggi-Do, South Korea
  • fYear
    2002
  • fDate
    11-13 June 2002
  • Firstpage
    176
  • Lastpage
    177
  • Abstract
    A novel DRAM cell transistor with an asymmetric source and drain structure is proposed, for the first time, to realize reliable high density DRAM below 0.12 /spl mu/m. The new cell structure could provide the optimized source and drain junction profiles independently. The junction profile at the storage node (SN) was designed to reduce electric field to minimize junction leakage current and thereby improving data retention time. On the other hand, the junction profile at the bit-line direct contact node (DC) was designed to suppress short channel effects of a cell transistor. It is considered to be highly scalable for device scaling and to solve fine printing and precise alignment requirements. The validity of the approach was directly confirmed by improvement in the refresh times of 512 Mb DRAM which was fabricated with 0.12 /spl mu/m DRAM technology.
  • Keywords
    DRAM chips; electrical contacts; integrated circuit design; integrated circuit reliability; leakage currents; transistors; 0.12 micron; 512 Mbit; DRAM cell transistor; alignment requirements; asymmetric source/drain junction profiles; bit-line direct contact node; data retention time; device scaling; electric field reduction; fine printing requirements; high density DRAM; junction leakage current minimization; optimized drain junction profile; optimized source junction profile; refresh times; short channel effects; storage node junction profile; Boron; Degradation; Doping profiles; Leakage current; Printing; Random access memory; Research and development; Subthreshold current; Threshold voltage; Tin;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on
  • Conference_Location
    Honolulu, HI, USA
  • Print_ISBN
    0-7803-7312-X
  • Type

    conf

  • DOI
    10.1109/VLSIT.2002.1015441
  • Filename
    1015441