Title :
A novel bit line-SToFM (Spacerless top-flat mask)-technology for 90 nm DRAM generation and beyond
Author :
Park, B.J. ; Hwang, Y.S. ; Hwang, Y.N. ; Lee, J.W. ; Lee, K.H. ; Jeong, K.T. ; Jeong, H.S. ; Park, Y.J. ; Kinam Kim
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co, Kyunggi, South Korea
Abstract :
A novel bit line technology for self-aligned storage node contact has been developed to overcome the issues related with downscaling of COB stack DRAM cells for the 90 nm DRAM technology node and beyond. In this new scheme, both ILD gap fill tolerance and SAC etching selectivity of SiO/sub 2/ to Si/sub 3/N/sub 4/ are significantly enhanced because there is no need to form Si/sub 3/N/sub 4/ spacer around the bit-line and because of the better profile of top mask Si/sub 3/N/sub 4/. Furthermore, compared to the conventional scheme, the novel bit line has the advantages of device performance such as refresh time and speed because the parasitic bit line capacitance is decreased by as much as 25%. The new bit line technology has been developed and verified with a 0.12 /spl mu/m 512 Mb DRAM product. The results obtained from a 0.12 /spl mu/m DRAM technology confirm that this novel bit line scheme is beneficial for the 90 nm technology node and beyond.
Keywords :
CMOS memory circuits; DRAM chips; capacitance; chemical mechanical polishing; etching; integrated circuit technology; masks; scanning electron microscopy; 0.12 micron; 512 Mbit; 90 nm; 90 nm DRAM generation; CMP; ILD gap fill tolerance; SAC etching selectivity; Si/sub 3/N/sub 4/; Si/sub 3/N/sub 4/ top mask profile; SiO/sub 2/; bit line spacerless top-flat mask technology; capacitor over bit line stack DRAM cell downscaling; cross sectional SEM images; parasitic bit line capacitance; refresh time; self-aligned storage node contact; speed improvement; Capacitors; Etching; Filling; High-K gate dielectrics; Parasitic capacitance; Random access memory; Research and development; SDRAM; Shape; Space technology;
Conference_Titel :
VLSI Technology, 2002. Digest of Technical Papers. 2002 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7312-X
DOI :
10.1109/VLSIT.2002.1015444