DocumentCode :
1910301
Title :
An efficient test design for CMPs cache coherence
Author :
Dalui, Mamata ; Sikdar, Biplab K.
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Inst. of Technol., Durgapur, India
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
718
Lastpage :
722
Abstract :
This work proposes an efficient test design for verification of cache coherence in CMPs (Chip Multiprocessors). It ensures data coherence more accurate and reliable in a system with thousands of on-chip processors. The design is based on the theory of a special class of Cellular Automata (CA) referred to as the SACA and can effectively be exploited to realize the conventional MSI/MESI/MOESI protocols. The SACA realizes quick identification of the inconsistencies in cache line states of processors´ private caches. The simple hardware realization of CA architecture enables low cost VLSI implementation of the verification logic.
Keywords :
cache storage; cellular automata; integrated circuit design; integrated circuit testing; logic circuits; microprocessor chips; protocols; CA architecture; CMP cache coherence; MESI protocols; MOESI protocols; MSI protocols; SACA; cache line states; cellular automata; chip multiprocessors; conventional protocols; data coherence; hardware realization; low cost VLSI implementation; on-chip processors; processor private caches; test design; verification logic; Cache coherence; Chip Multi-Processor; Coherence controller; Fault detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188763
Filename :
6188763
Link To Document :
بازگشت