Title :
Fully parallel and fully serial architecture for realization of high speed FIR filters with FPGA´s
Author :
Sudhakar, V. ; Murthy, N.S. ; Anjaneyulu, L.
Author_Institution :
Dept. of ECE, Nat. Inst. of Technol., Warangal, India
Abstract :
This paper presents fully parallel and fully serial architectures for Band pass filter. The performances of fully parallel and fully-serial architectures are analyzed for different quantized versions of representation. Filters generated using 8 bit fixed point implementation requires smaller area usage when compared to 16 bit fixed point implementation at the cost of imprecision. The proposed implementations are synthesized with Xilinx ISE 13.2 version. Family of device was Spartan 3E and target device was xa3s250e-4vqg100. The key performance metrics, namely number of Slices, Slice Flip Flops, LUTs, Maximum frequency are compared.
Keywords :
FIR filters; band-pass filters; field programmable gate arrays; flip-flops; parallel architectures; FPGA; Spartan 3£ device; Xilinx ISE 13.2 version; band pass filter; fully parallel architecture; fully serial architecture; high speed FIR filters; slice flip flops; word length 16 bit; word length 8 bit; xa3s250e-4vqgl00 target device; Digital signal processing; Logic gates; Table lookup;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188766