DocumentCode :
1910515
Title :
Partitioning in 3D ICs: A TSV aware strategy with area balancing
Author :
Ghosal, Prasun ; Chatterjee, Soutrik
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Shibpur, India
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
576
Lastpage :
580
Abstract :
3D ICs offer an attractive alternative to 2D planar ICs. They provide increased system integration by either increasing functionality or combining different technologies. Using 3D ICs allows for integrating the best technology for a particular portion of an application into the chip cube. For 3D designs to achieve their full potential, it is necessary to devise appropriate physical design strategies that can handle the complexities and new objectives specific to 3D design. Netlist partitioning is an important part of the physical design strategy that partitions the entire netlist into multiple partitions to be assigned to multiple tiers during design. Although there are research works concerned with placement and routing in 3D ICs, not a great deal of research work addressed this particular phase of physical design strategy. This work proposes a netlist partitioning strategy to partition the entire netlist into a number of tiers while considering minimization of inter-tier interconnection as well as area balancing. The novelty of this strategy is that even considering 1000 logic modules, the variation of the area between different tiers does not exceed 0.46% and the number of inter-tier interconnections is also within 27. Minimization of the number of inter-tier interconnections leads to minimization of area as well since the inter-tier interconnections are implemented using Through-Silicon Vias (TSV) which consume a lot of area.
Keywords :
integrated circuit design; integrated circuit interconnections; minimisation; network routing; three-dimensional integrated circuits; 2D planar IC; 3D IC partitioning; 3D IC routing; 3D design; TSV aware strategy; area balancing; chip cube; inter-tier interconnection; logic modules; minimization; multiple partitions; multiple tiers; netlist partitioning strategy; physical design strategy; system integration; through-silicon vias; Equations; Erbium; Heating; Tin; 3D Integrated Circuits; 3D Integration; 3D VLSI Layout Design; 3D partitioning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188774
Filename :
6188774
Link To Document :
بازگشت