DocumentCode :
1910726
Title :
FPGA implementation of AES algorithm using Composite Field Arithmetic
Author :
Christy, N. Anitha ; Karthigaikumar, P.
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
fYear :
2012
fDate :
15-16 March 2012
Firstpage :
713
Lastpage :
717
Abstract :
A Low area Advanced Encryption Standard (AES)-128 bit algorithm is proposed in this paper. This technique is implemented using Composite Field Arithmetic (CFA) in byte substitution block, inverse byte substitution block and key expansion block of AES algorithm. The Composite field arithmetic technique provides a low area than the Look Up Table (LUT) in S-Box/Inverse S-Box. The proposed technique is presented with multistage sub-pipelined architecture in order to increase the throughput and its performance is compared with the previous FPGA implementations.
Keywords :
cryptography; digital arithmetic; field programmable gate arrays; pipeline processing; table lookup; AES algorithm; CFA; FPGA; LUT; composite field arithmetic; inverse S-box; inverse byte substitution block; key expansion block; look up table; low area advanced encryption standard; multistage subpipelined architecture; word length 128 bit; Cryptography; Niobium; AES; Composite Field Arithmetic; Field Programmable Gate Array;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
Type :
conf
DOI :
10.1109/ICDCSyst.2012.6188783
Filename :
6188783
Link To Document :
بازگشت