Title :
Analysis and modeling of 1/f noise in mosfets: The joint effect of channel length and channel resistance
Author :
Singh, Hardev ; Sarin, R.K. ; Singh, Sarabjeet
Author_Institution :
Dr. B.R. Ambedkar Nat. Inst. of Technol., Jalandhar, India
Abstract :
Semiconductor devices possess some resistance in their channel or conducting slab (channel) which is a powerful source of 1/f noise. The 1/f noise in MOSFET is to be created by bias voltage applied to the device. In this paper the analysis of results are carried out on MOS transistors in 0.35, 0.25 and 0.18 μm technologies available from TSMC foundry. Comparison of power spectrum density of 1/f noise has been made for different channel lengths in NMOSFET and PMOSFET. Dependency of bias voltage on 1/f noise in MOSFETs has been investigated. It is reported from simulation results that gate oxide thickness and channel doping concentration can be varied for the reduction of 1/f noise. Based upon 1/f resistance noise due to channel length, a two stage common source amplifier is designed in 0.18 μm technology and analysis of 1/f noise is carried out to find voltage noise density as 29.56nV/√Hz(1KHz), 9.73nV/√Hz (10KHz), 3.01nV/√Hz (1MHz).
Keywords :
1/f noise; MOSFET; conducting materials; 1/f noise; NMOSFET; PMOSFET; TSMC foundry; channel length; channel resistance; common source amplifier; conducting slab; power spectrum density; semiconductor devices; Logic gates; MOS devices; Noise; Power MOSFET;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188791