DocumentCode :
1915281
Title :
DART: delay and routability driven technology mapping for LUT based FPGAs
Author :
Lu, Aiguo ; Dagless, Erik ; Saul, Jonathan
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
409
Lastpage :
414
Abstract :
A two-phased approach for routability directed delay-optimal mapping of LUT based FPGAs is presented based on the results of stochastic routability analysis. First, delay-optimal mapping is performed which simultaneously minimizes area and delay. Then, the mapped circuits are restructured to alleviate the potential routing congestions. Experimental results indicate that the first phase creates designs which require 17% fewer levels and 40% fewer LUTs than MIS-pga (delay), 11% fewer levels and 37% fewer LUTs than FlowMap-r, and 5% fewer levels and 39% fewer LUTs than TechMap-D. The success of the second phase is confirmed by running a vendor´s layout tool APR. It is observed that they are more routable and have less final delays than those produced by other mappers if they are placed and routed
Keywords :
delays; field programmable gate arrays; logic design; minimisation of switching nets; programmable logic arrays; table lookup; DART; LUT based FPGAs; delay driven technology mapping; delay-optimal mapping; routability directed delay-optimal mapping; stochastic routability analysis; two-phased approach; Circuits; Costs; Delay; Field programmable gate arrays; Logic; Pins; Routing; Stochastic processes; Table lookup; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528841
Filename :
528841
Link To Document :
بازگشت