DocumentCode :
1915395
Title :
Embedded DRAM built in self test and methodology for test insertion
Author :
Jakobsen, Peter ; Dreibelbis, Jeffrey ; Pomichter, Gary ; Anand, Darren ; Barth, John ; Nelms, Michael ; Leach, Jeffrey ; Belansek, George
Author_Institution :
Microelectron. Div., IBM Corp., Essex Junction, VT, USA
fYear :
2001
fDate :
2001
Firstpage :
975
Lastpage :
984
Abstract :
As ASIC technologies expand into new markets, the need for dense embedded memory grows. To accommodate this increased demand, embedded DRAM (eDRAM) macros have been offered in state-of-the-art ASIC library portfolios. This integration of eDRAM into ASIC designs has intensified the focus on how best to test a high density macro as complex as DRAM in a logic test environment. The traditional use of Direct Memory Access (DMA) is costly in silicon area, wiring complexity, and test time. A more attractive solution to this test problem is the use of a Built-In Self Test (BIST) system that is adapted to provide all the necessary elements required for high fault coverage on DRAM, including the calculation of a two-dimensional redundancy solution. pattern programming flexibility, at speed testing, and test mode application for margin testing. This paper presents an overview of the BIST implemented as part of IBM´s third generation eDRAM for the 0.13 μm ASIC design system. A special emphasis on test pattern integration into the test flow is discussed which describes a developed methodology for taking test patterns from the conceptual stage, through validation, to inclusion in the production test flow
Keywords :
application specific integrated circuits; automatic test pattern generation; built-in self test; integrated circuit testing; logic testing; production testing; random-access storage; redundancy; semiconductor storage; 0.13 micron; 2D redundancy solution; ASIC designs; ASIC technologies; BIST system; application specific IC technologies; at-speed testing; built in self test; dynamic RAM; embedded DRAM macros; embedded memory; high density macro; high fault coverage; logic test environment; manufacturing test environment; margin testing; pattern programming flexibility; production test environment; test insertion; test mode application; test pattern integration; Application specific integrated circuits; Automatic testing; Built-in self-test; Libraries; Logic testing; Portfolios; Random access memory; Silicon; System testing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2001. Proceedings. International
Conference_Location :
Baltimore, MD
ISSN :
1089-3539
Print_ISBN :
0-7803-7169-0
Type :
conf
DOI :
10.1109/TEST.2001.966722
Filename :
966722
Link To Document :
بازگشت