DocumentCode :
1915797
Title :
Tackling test trade-offs from design, manufacturing to market using economic modeling
Author :
Volkerink, Erik H. ; Khoche, Ajay ; Kamas, Linda A. ; Rivoir, Jochen ; Kerkhoff, Hans G.
Author_Institution :
Agilent Labs., Palo Alto, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
1098
Lastpage :
1107
Abstract :
This paper presents a general economic modeling methodology for digital semiconductor production test approaches. The methodology can be used to quantify trade-offs and evaluate test approaches, including distributed test across test insertions, multi-site test, on-chip/off-chip test trade-offs and ATE architectural tradeoffs, with modeled cost contributions that include test time, die area, yield, time-to-market, and engineering effort. It allows one to forecast how those test approaches scale with technology progress. The economic models are modular and expandable. The modeling methodology will be illustrated on various test approaches
Keywords :
digital integrated circuits; integrated circuit economics; integrated circuit testing; modelling; production testing; ATE architectural tradeoffs; cost contributions; die area; digital semiconductor production test approaches; distributed test; engineering effort; general economic modeling methodology; multi-site test; test cost optimization; test cost trends; test insertions; test time; test tradeoffs; throughput analysis; time-to-market; yield; Cost function; Economic forecasting; Laboratories; Logic testing; Production; Pulp manufacturing; Semiconductor device manufacture; Semiconductor device testing; Time to market; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2001. Proceedings. International
Conference_Location :
Baltimore, MD
ISSN :
1089-3539
Print_ISBN :
0-7803-7169-0
Type :
conf
DOI :
10.1109/TEST.2001.966736
Filename :
966736
Link To Document :
بازگشت