DocumentCode :
1916096
Title :
A new memory controller for the shared multibuffer ATM switch with multicast functions
Author :
Chang, Robert C. ; Hsieh, Chih-Yuan
Author_Institution :
Dept. of Electr. Eng., Nat. Chung-Hsing Univ., Taichung, Taiwan
Volume :
6
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
502
Abstract :
A novel ATM switch memory controller incorporated the shared multibuffer architecture is proposed. By applying the cyclic N method at the address queues, the blocking effect is eliminated and no memory and cross-point switch speed up is required. Multicast functions are efficiently carried out via a multicast queue. Each multicast packet only occupies one space in buffer memory and no additional copy circuit or counter is needed. Thus, the buffer utilization is improved and the hardware complexity is reduced. With the aid of the input traffic adaptive controller, multicast packets are dynamically sent to the output ports according to the input traffic pattern so that the unfairness problem due to employing the multicast queue is alleviated. By adopting the new memory controller, the throughput can be elevated to about 99.2%
Keywords :
B-ISDN; asynchronous transfer mode; queueing theory; shared memory systems; telecommunication channels; cyclic N method; hardware complexity; input traffic adaptive controller; input traffic pattern; memory controller; multicast functions; multicast queue; output ports; shared multibuffer ATM switch; Asynchronous transfer mode; B-ISDN; Circuits; Multiplexing; Packet switching; Space technology; Switches; Throughput; Traffic control; Video on demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.705321
Filename :
705321
Link To Document :
بازگشت