DocumentCode :
1916663
Title :
Clock Manipulation for Heterogeneous Emulation Environment
Author :
Ellervee, Peeter ; Arhipov, Anton ; Tammemäe, Kalle
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol.
fYear :
2006
fDate :
Nov. 2006
Firstpage :
213
Lastpage :
216
Abstract :
This paper presents an approach how to build an environment for simulation speedup in hardware. This is based on assumptions that a system specification, described in a hardware description language can be partitioned in a way that styles corresponding to different abstraction levels could be modeled using different simulators/emulators. The work in progress is described, where the main objective is to extend emulation environment such that the entire model of a system can be implemented on FPGA. Potential synchronization challenges are outlined and a solution for clock manipulation is proposed
Keywords :
clocks; field programmable gate arrays; hardware description languages; logic partitioning; synchronisation; FPGA; clock manipulation; emulators; hardware description language; heterogeneous emulation environment; potential synchronization; simulators; system specification; Application software; Clocks; Control systems; Costs; Emulation; Field programmable gate arrays; Hardware design languages; Modems; Synchronization; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2006. 24th
Conference_Location :
Linkoping
Print_ISBN :
1-4244-0772-9
Type :
conf
DOI :
10.1109/NORCHP.2006.329213
Filename :
4126984
Link To Document :
بازگشت