DocumentCode :
1916883
Title :
Ultra-Fast Locking, Low Jitter, Auto-Ranging Phase-Locked Loop
Author :
O´Sullivan, Elizabeth ; Lombaard, Carel J. ; McSweeney, Dermot ; O´Regan, B. ; Kennedy, Ian ; Foley, Sean
Author_Institution :
Cypress Semicond. Corp., Cork
fYear :
2006
fDate :
Nov. 2006
Firstpage :
251
Lastpage :
255
Abstract :
Zero delay buffer (ZDB) PLLs have low long term jitter (LTJ) requirements and often require a wide frequency range VCO design. This paper describes an "auto-ranging" technique that dynamically switches between different frequency ranges to overcome the tuning range limitation of a typical voltage controlled oscillator (VCO). This allows a more stable loop, much tighter control over VCO gain (KVCO) and consequently, improved (at least 2times achievable) LTJ performance. A number of high-performance applications require phase-locked-loops (PLLs) that can achieve phase lock in times less than lmus. To achieve these lock times special circuitry is required. This paper describes a PLL with a lock-aid circuit that achieves best-in-class lock times. The PLL has been designed in 135nm CMOS technology and illustrates the value of novel digital add-on circuits for PLLs in small feature size technologies
Keywords :
CMOS digital integrated circuits; digital phase locked loops; voltage-controlled oscillators; 135 nm; CMOS technology; auto-ranging phase-locked loop; digital add-on circuits; lock times; lock-aid circuit; long term jitter improvement; special circuitry; voltage controlled oscillator; CMOS technology; Circuits; Delay; Frequency; Jitter; Performance gain; Phase locked loops; Switches; Tuning; Voltage-controlled oscillators; Auto-Ranging; FD; Kvco; LTJ; Lock time; PCP; PFD; PLL; RF; SCP; TB; VCO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2006. 24th
Conference_Location :
Linkoping
Print_ISBN :
1-4244-0772-9
Type :
conf
DOI :
10.1109/NORCHP.2006.329204
Filename :
4126993
Link To Document :
بازگشت