Title :
Behavioral modeling of a SONET/SDH transceiver using HDLA
Author :
Abdennadher, Salem
Author_Institution :
Level One Commun. Inc., Sacramento, CA, USA
Abstract :
In order to reduce the number of design iteration for complex mixed signal telecommunication IC´s, verification through full chip simulation is a must. The objective is to verify connectivity and functionality for the whole chip including the interface between analog and digital blocks. Efficient top level simulation required the use of a mixed mode (Analog and Digital) simulator. In addition, in order to accomplish this task, behavioral models of all the system building blocks of the design were developed and used to replace the transistor level sub-circuit description. The design sub-blocks were modeled in HDLA
Keywords :
SONET; circuit simulation; integrated circuit modelling; mixed analogue-digital integrated circuits; optical communication equipment; synchronous digital hierarchy; telecommunication computing; transceivers; HDLA; SONET/SDH transceive; analog blocks; behavioral modeling; digital blocks; full chip simulation; mixed mode simulator; mixed signal telecommunication ICs; top level simulation; Clocks; Differential equations; Phase locked loops; Power system modeling; SONET; Signal design; Software libraries; Synchronous digital hierarchy; Transceivers; Transmitters;
Conference_Titel :
Mixed-Signal Design, 2000. SSMSD. 2000 Southwest Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5975-5
DOI :
10.1109/SSMSD.2000.836449