DocumentCode :
1918534
Title :
Formal verification of safety properties in timed circuits
Author :
Peña, Marco A. ; Cortadella, Jordi ; Kondratyev, Alex ; Pastor, Enric
Author_Institution :
Dept. of Comput. Archit., Tech. Univ. Catalonia, Barcelona, Spain
fYear :
2000
fDate :
2000
Firstpage :
2
Lastpage :
11
Abstract :
The incorporation of timing makes circuit verification computationally expensive. This paper proposes a new approach for the verification of timed circuits. Rather than calculating the exact timed stare space, a conservative overestimation that fulfills the property under verification is derived. Timing analysis with absolute delays is efficiently performed at the level of event structures and transformed into a set of relative timing constraints. With this approach, conventional symbolic techniques for reachability analysis can be efficiently combined with timing analysis. Moreover the set of timing constraints used to prove the correctness of the circuit can also be reported for backannotation purposes. Some preliminary results obtained by a naive implementation of the approach show that systems with more than 106 untimed states can be verified
Keywords :
formal verification; logic testing; reachability analysis; timing; circuit verification; event structures; reachability analysis; safety properties; timed circuits; timing analysis; Circuits; Computer architecture; Delay effects; Drives; Formal verification; Lakes; Logic; Safety; State-space methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 2000. (ASYNC 2000) Proceedings. Sixth International Symposium on
Conference_Location :
Eilat
ISSN :
1522-8681
Print_ISBN :
0-7695-0586-4
Type :
conf
DOI :
10.1109/ASYNC.2000.836774
Filename :
836774
Link To Document :
بازگشت