DocumentCode :
1918629
Title :
An on-chip dynamically recalibrated delay line for embedded self-timed systems
Author :
Taylor, George ; Moore, Simon ; Wilcox, Steev ; Robinson, Peter
Author_Institution :
Comput. Lab., Cambridge Univ., UK
fYear :
2000
fDate :
2000
Firstpage :
45
Lastpage :
51
Abstract :
Self-timed systems often have to communicate with their environment through a clocked interface. For example, off-chip memory may require clocking and this can reduce the benefits of self-timed design. This paper presents the design of a delay line which may be used to control the timing of an off-chip interface. Timing accuracy is maintained by periodically recalibrating against a low frequency reference clock. The design uses two delay lines so that one can be recalibrated while the other is in use. Recalibration is undertaken once each second; power consumption is low as the calibration circuitry is dormant most of the time. A particular implementation of the design is presented which is suitable for a standard cell or FPGA technology together with experimental performance figures. The paper concludes with some remarks about possible applications in low-power synchronous design
Keywords :
delay lines; field programmable gate arrays; logic design; delay line; embedded self-timed systems; low-power synchronous design; off-chip interface; recalibrated delay line; self-timed systems; Calibration; Clocks; Delay lines; Energy consumption; Frequency; Hip; Manufacturing; Oscillators; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 2000. (ASYNC 2000) Proceedings. Sixth International Symposium on
Conference_Location :
Eilat
ISSN :
1522-8681
Print_ISBN :
0-7695-0586-4
Type :
conf
DOI :
10.1109/ASYNC.2000.836786
Filename :
836786
Link To Document :
بازگشت