Title :
Performance gain from data and control dependency elimination in embedded processors
Author :
Codreanu, Valeriu ; Hobincu, Radu
Author_Institution :
Fac. of Electron., Telecommun. & Inf. Technol., Univ. Politeh. of Bucharest, Bucharest, Romania
Abstract :
This paper presents a way of increasing overall performance in embedded processors by introducing a multithreading interleaved execution model that can be applied to any Instruction Set Architecture. Usual acceleration techniques as superpipeline or branch prediction are not suited for embedded machines due to their inherent inefficiency. We will show that by removing dependencies within a processor and thus eliminating the need for extra hardware required for keeping the overall coherence, there will be a noticeable increase in performance (up to 450%) and also a decrease in size and power consumption. Also, this approach will maintain the backwards compatibility with the software legacy in order to keep the software changes to a minimum.
Keywords :
computer architecture; embedded systems; instruction sets; multi-threading; program processors; control dependency elimination; embedded processors; instruction set architecture; multithreading interleaved execution model; performance gain; power consumption; software legacy; Computer architecture; Hazards; Instruction sets; Multithreading; Pipelines; Registers; embedded; interleaved; multithreading; processor;
Conference_Titel :
Electronics and Telecommunications (ISETC), 2010 9th International Symposium on
Conference_Location :
Timisoara
Print_ISBN :
978-1-4244-8457-7
DOI :
10.1109/ISETC.2010.5679319