DocumentCode :
1919056
Title :
High-throughput asynchronous pipelines for fine-grain dynamic datapaths
Author :
Singh, Montek ; Nowick, Steven M.
Author_Institution :
Dept. of Comput. Sci., Columbia Univ., New York, NY, USA
fYear :
2000
fDate :
2000
Firstpage :
198
Lastpage :
209
Abstract :
This paper introduces several new asynchronous pipeline designs which offer high throughput as well as low latency. The designs target dynamic datapaths, both dual-rail as well as single-rail. The new pipelines are latch-free and therefore are particularly well-suited for fine-grain pipelining, i.e., where each pipeline stage is only a single gate deep. The pipelines employ new control structures and protocols aimed at reducing the handshaking delay, the principal impediment to achieving high throughput in asynchronous pipelines. As a test vehicle, a 4-bit FIFO was designed using 0.6 micron technology. The results of careful HSPICE simulations of the FIFO designs are very encouraging. The dual-rail designs deliver a throughput of up to 860 million data items per second. This performance represents an improvement by a factor of 2 over a widely-used comparable approach by T.E. Williams (1991). The new single-rail designs deliver a throughput of up to 1208 million data items per second
Keywords :
circuit simulation; pipeline processing; protocols; 4-bit FIFO; HSPICE simulations; asynchronous pipeline designs; dynamic datapaths; fine-grain dynamic datapaths; fine-grain pipelining; handshaking delay; high-throughput asynchronous pipelines; low latency; protocols; Computer science; Delay; Impedance; Liver; Logic; Pipeline processing; Protocols; Rails; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 2000. (ASYNC 2000) Proceedings. Sixth International Symposium on
Conference_Location :
Eilat
ISSN :
1522-8681
Print_ISBN :
0-7695-0586-4
Type :
conf
DOI :
10.1109/ASYNC.2000.837017
Filename :
837017
Link To Document :
بازگشت