DocumentCode :
1919226
Title :
Performance analysis of an ATM switch capable of supporting multiclass traffic
Author :
Seman, Kamaruzzaman ; Smith, D.G.
Author_Institution :
Dept. of Elect. & Electron. Eng., Strathclyde Univ., Glasgow, UK
fYear :
1993
fDate :
14-16 Apr 1993
Lastpage :
2011
Abstract :
The future ATM based B-ISDN is expected to accommodate multiclass traffic in which each class demands peculiar performance requirements in terms of delay and packet loss. In order to cope with such requirements, an ATM switch must be designed to provide low delay and low packet loss. This can be achieved by incorporating priority mechanisms in which priority for service is granted to the most delay-sensitive traffic, and priority to occupy buffer space is given to the most loss-sensitive traffic. The authors examine the performance of a multiplane switch architecture that is capable of supporting multiclass traffic. Performance measures such as mean delay and switch throughput for each class are presented
Keywords :
B-ISDN; asynchronous transfer mode; telecommunication traffic; ATM switch; B-ISDN; Batcher-Banyan networks; asynchronous transfer mode; delay-sensitive traffic; loss-sensitive traffic; mean delay; multiclass traffic; multiplane switch architecture; performance; priority mechanisms; switch throughput;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Teletraffic Symposium, 10th. Performance Engineering in Telecommunications Network, Tenth UK
Conference_Location :
Martlesham Heath
Type :
conf
Filename :
299297
Link To Document :
بازگشت