DocumentCode :
1919228
Title :
Suppression of the Vt Roll-Up Effect in Sub-Micron NMOST
Author :
Kalnitsky, A. ; Frijns, R. ; Mallardeau, C. ; Daemen, E. ; Bonis, M. ; Varrot, M. ; Basso, M.-T. ; de Vries, R.Penning ; Brillouet, M.
Author_Institution :
Centre Commun CNET-SGS-Thomson, 850, rue Jean Monnet BP 16-38921 Crolles cedex-France, Phone (33)76926182; SGS-Thomson Microelectronics
fYear :
1994
fDate :
11-15 Sept. 1994
Firstpage :
377
Lastpage :
380
Abstract :
Anomalous increase in Vts (NMOS Vt roll-up effect) with the decreasing gate length in sub-micron technologies is usually attributed to the lateral redistribution of doping near source and drain junctions, or to silicon interstitial capture in gate oxide. Our results demonstrate that the poly-Si gate doping level dominates the observed Vt rollup effect and suggest a simple method for its suppression.
Keywords :
Amorphous materials; Annealing; CMOS process; Capacitance; Diodes; MOS devices; MOSFETs; Semiconductor device doping; Semiconductor process modeling; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1994. ESSDERC '94. 24th European
Conference_Location :
Edinburgh, Scotland
Print_ISBN :
0863321579
Type :
conf
Filename :
5435740
Link To Document :
بازگشت