DocumentCode :
1919762
Title :
A time multiplexed programmable array for structured ASIC technology
Author :
Tulbure, Traian
Author_Institution :
Dept. of Electron. & Comput., Transilvania Univ., Braşov, Romania
fYear :
2010
fDate :
11-12 Nov. 2010
Firstpage :
25
Lastpage :
28
Abstract :
This paper describes the architecture of a time-multiplexed Programmable Array Logic (PLA) designed for structured ASIC technology. Time multiplexing is realized by storing sixteen PLA configurations in on-chip memory. This inactive an-chip memory is distributed around the chip allowing single cycle configuration change and it can be accessed either from off-chip or from internal logic. Functional testing proves that the structure can be used to emulate multiple independent, communicating designs in virtual hardware environment. Implementation results on structured ASIC validated the solution from both area and timing perspective.
Keywords :
application specific integrated circuits; circuit testing; programmable logic arrays; reconfigurable architectures; PLA; functional testing; inactive on-chip memory; internal logic; reconfigurable computing; structured ASIC technology; time-multiplexed programmable array logic; virtual hardware environment; Application specific integrated circuits; Arrays; Logic gates; Multiplexing; Programmable logic arrays; Registers; programmable logic; reconfigurable computing; structured ASIC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Telecommunications (ISETC), 2010 9th International Symposium on
Conference_Location :
Timisoara
Print_ISBN :
978-1-4244-8457-7
Type :
conf
DOI :
10.1109/ISETC.2010.5679357
Filename :
5679357
Link To Document :
بازگشت