DocumentCode :
1920162
Title :
Design of AES S-box using combinational logic optimization
Author :
Ahmad, Nabihah ; Hasan, Rezaul ; Jubadi, Warsuzarina Mat
Author_Institution :
Fac. of Electr. & Electron. Eng., Univ. Tun Hussein Onn Malaysia, Batu Pahat, Malaysia
fYear :
2010
fDate :
3-5 Oct. 2010
Firstpage :
696
Lastpage :
699
Abstract :
Advanced Encryption Standard (AES) is one of the most common symmetric encryption algorithms. The hardware complexity in AES is dominated by AES substitution box (S-box) which is considered as one of the most complicated and costly part of the system because it is the only non-linear structure. The proposed work employs a combinational logic design of S-Box implemented in Virtex II FPGA chip. The architecture employs a Boolean simplification of the truth table of the logic function with the aim of reducing the delay. The S-Box is designed using basic gates such as AND gate, NOT gate, OR gate and multiplexer. Theoretically, the design reduces the overall delay and efficiently for applications with high-speed performance. This approach is suitable for FPGA implementation in term of gate area. The hardware, total area and delay are presented.
Keywords :
combinational circuits; cryptography; field programmable gate arrays; logic design; optimisation; AES; FPGA; S-Box; Virtex II FPGA chip; advanced encryption standard; boolean simplification; combinational logic; hardware complexity; logic function; optimization; substitution box; truth table; Algorithm design and analysis; Delay; Field programmable gate arrays; Hardware; Logic gates; Table lookup; AES; FPGA; S-Box; combinational logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics & Applications (ISIEA), 2010 IEEE Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-7645-9
Type :
conf
DOI :
10.1109/ISIEA.2010.5679375
Filename :
5679375
Link To Document :
بازگشت