DocumentCode :
1920334
Title :
Parameterized function unit library for methodology of integrating high level synthesis and floor plan
Author :
Zhang, Jian ; Bian, Jinian ; Wang, Yunfeng
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
fYear :
2006
fDate :
17-19 Nov. 2006
Firstpage :
1
Lastpage :
5
Abstract :
Nowadays, in the domain of integrated circuit designing, delay and power on interconnect wires have been playing a dominant role in total performance of circuit. As a result, design closure problem comes out. To solve the problem, methodology of integrating high level synthesis and floorplanning becomes one of the focuses of recent researches. Function unit library is an important part of high level synthesis, so we have designed a special parameterized function unit library for integrating high level synthesis and floorplanning based on the traditional library. The new library has a special 4-level function unit model, contains more information of function unit, and is able to generate parameters for new function units
Keywords :
high level synthesis; integrated circuit layout; integrated circuit manufacture; software libraries; design closure problem; floorplanning; high level synthesis; integrated circuit designing; parameterized function unit library; Delay; Design automation; High level synthesis; Integrated circuit interconnections; Integrated circuit manufacture; Integrated circuit synthesis; Integrated circuit technology; Libraries; Manufacturing automation; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Industrial Design and Conceptual Design, 2006. CAIDCD '06. 7th International Conference on
Conference_Location :
Hangzhou
Print_ISBN :
1-4244-0683-8
Electronic_ISBN :
1-4244-0684-6
Type :
conf
DOI :
10.1109/CAIDCD.2006.329377
Filename :
4127146
Link To Document :
بازگشت