DocumentCode :
1923726
Title :
High level profiling based low power synthesis technique
Author :
Katkoori, Srinivas ; Kumar, Nand ; Vemuri, Ranga
Author_Institution :
Dept. of ECE&CS, Cincinnati Univ., OH, USA
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
446
Lastpage :
453
Abstract :
We present a profiling based technique for power estimation. This technique is implemented in the PDSS (Profile Driven Synthesis System) for the synthesis of low power designs. Initially, each module in the module library is characterized for the average switching capacitance per input vector. The input description is simulated using user-specified set of input vectors to collect the profile data for various operators and carriers. The profile data, in conjunction with the pre-characterized module library is used to estimate the total capacitance switched by each of the valid schedules produced by the PDSS scheduler. A valid schedule is one which satisfies other constants such as area and delay. The schedule with the least switching capacitance estimate is further synthesized to the layout level. Results show an average deviation of 12% compared with the actual switching capacitance values at the layout level
Keywords :
VLSI; logic design; area; average switching capacitance; delay; high level profiling based low power synthesis technique; power estimation; switching capacitance; user-specified set; Automatic control; Capacitance; Circuit simulation; Clocks; Delay; Energy consumption; High level synthesis; Libraries; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528906
Filename :
528906
Link To Document :
بازگشت