DocumentCode :
1924547
Title :
An Overlap Removal Algorithm for Macrocell Placement in VLSI Layouts
Author :
Thenappan, M. ; Arasu, T.S. ; Sreekanth, K.M. ; Guzar, Ramesh S.
Author_Institution :
Texas Instrum., Bangalore
fYear :
2007
fDate :
5-7 March 2007
Firstpage :
104
Lastpage :
110
Abstract :
An efficient overlap removal algorithm in the context of macrocell placement is presented in this paper. The algorithm works on a novel augmented constraint graph and removes overlap in the presence of fixed location, spacing and boundary constraints imposed on macro cells. We propose a modified parallel plane shadowing sweep algorithm for creation of constraint graph and an augmentation scheme to handle constraints effectively. The spatial relations that exist among the macro cells in an overlapping placement are retained in the overlap free placement. A peripheral placement of macro cells is made feasible by utilizing the information in the constraint graph to compact the macro cells towards the periphery in conjunction with the legalization of the macro cells. Experimental results obtained with and without compaction on randomly generated testcases based on GSRC floorplanning benchmarks are presented. The runtime of the algorithm has been shown to scale linearly with increasing number of blocks
Keywords :
VLSI; graph theory; integrated circuit layout; integrated logic circuits; parallel algorithms; VLSI layouts; augmented constraint graph; floorplanning; macrocell placement; overlap removal algorithm; parallel plane shadowing sweep algorithm; very large scale integration; Benchmark testing; Compaction; Instruments; Iterative algorithms; Logic; Macrocell networks; Routing; Runtime; Shadow mapping; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing: Theory and Applications, 2007. ICCTA '07. International Conference on
Conference_Location :
Kolkata
Print_ISBN :
0-7695-2770-1
Type :
conf
DOI :
10.1109/ICCTA.2007.30
Filename :
4127351
Link To Document :
بازگشت